

# С16-ЕС-**ЗОЗ** (С-16) АТІО

### **6234**

## BOARD DIPLOMA EXAMINATION, (C-16)

#### MARCH/APRIL—2018

#### **DECE—THIRD SEMESTER EXAMINATION**

#### DIGITAL ELECTRONICS

Time : 3 hours ]

[ Total Marks : 80

#### PART—A

3×10=30

Instructions : (1) Answer all questions

- (2) Each question carries **three** marks.
- (3) Answers should be brief and straight to the point and shall not exceed *five* simple sentences.
- 1. Convert the following binary numbers into hexadecimal :
  - (a) (10100010)<sub>2</sub>
  - (b) (1110011)<sub>2</sub>
  - *(c)* (00111011)<sub>2</sub>
- 2. Represent the decimal number 5286 using 8421 code.
- **3.** State any three Boolean postulates.
- 4. List IC numbers of two input logic gates.
- 5. Realize full adder using two half adders and an OR gate.
- **6.** State the need for a tristate buffer.
- \* /6234

[ Contd...

7. Draw the logic circuits of NAND and NOR latches.

- 8. State the need for preset and clear inputs of flip-flops.
- **9.** Define modulus of a counter. What is the modulus of 4-bit counter.

**10.** Distinguish between EEPROM and UVEPROM.

#### PART—B

Instructions : (1) Answer any five questions.

- (2) Each question carries **ten** marks.
- (3) Answers should be comprehensive and the criterion for valuation is the content but not the length of the answer.
- **11.** Explain the basic logic gates (AND, OR, NOT gates) with truth tables.
- **12.** Write the Boolean expression of sum of minterms from the following truth table and simplify it using K-map :

|     | Input |     |   | Output |
|-----|-------|-----|---|--------|
|     | А     | B   | С | Y      |
|     | 0     | Q 0 | 0 | 0      |
|     | 0 9   | 0   | 1 | 1      |
|     | 0     | 1   | 0 | 0      |
|     | 2.0   | 1   | 1 | 1      |
| ક   | 1     | 0   | 0 | 1      |
| Nr. | 1     | 0   | 1 | 0      |
|     | 1     | 1   | 0 | 1      |
|     | 1     | 1   | 1 | 0      |

- Explain the working of open collector TTL NAND gate with circuit diagram.
  5+5
- 14. Draw 4-bit parallel adder/2's complement subtractor circuit and explain its working.5+5

\* /6234

[ Contd...

10×5=50,55 1

- 15. Draw the circuit diagram of BCD to decimal decoder and 5+5 explain its working.
- **16.** (a) Explain the operation of level clocked D flip-flop with circuit diagram and truth table.
  - (b) State the concept of edge triggering in flip-flops.
- 5+5,5<sup>t</sup> 17. Draw and explain the working of 4-bit synchronous counter.
- **18.** Draw and explain the working of 4-bit shift left register.

\* /6234 7